About the job
At Tenstorrent, we are at the forefront of pioneering AI technology, setting new benchmarks for performance, usability, and cost-effectiveness. As AI reshapes the computing landscape, our solutions must adapt to integrate advances in software modeling, compilers, platforms, networking, and semiconductors. Our diverse group of technologists has successfully crafted a high-performance RISC-V CPU from the ground up, driven by a shared enthusiasm for AI and a relentless pursuit to create the finest AI platform. We cherish collaboration, curiosity, and a steadfast commitment to tackling complex challenges. As we expand our team, we invite contributors at all experience levels to join us.
We are currently seeking a Timing Engineer to enhance our silicon team. In this pivotal role, you will spearhead static timing analysis and closure for intricate, high-performance designs. You will work in close partnership with logic, DFT, and physical design teams to troubleshoot constraints, optimize timing paths, and ensure our chips meet performance objectives across various corners and modes.
This position is hybrid, based in Austin, TX, Fort Collins, CO, or Santa Clara, CA.
We encourage candidates of all experience levels to apply. Throughout the interview process, candidates will be evaluated for their fit, and offers will correspond to the assessed level, which may differ from the one stated in this posting.

